Part Number Hot Search : 
CSDC24 NTXV1 HSS4148 PMEG1030 NTXV1 MC1413 SPI35N10 075N15N
Product Description
Full Text Search
 

To Download CY14E256L-SZ45XI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CY14E256L
256 Kbit (32K x 8) nvSRAM
Features

Functional Description
The Cypress CY14E256L is a fast static RAM with a nonvolatile element in each memory cell. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM provides unlimited read and write cycles, while independent, nonvolatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control. A hardware STORE is initiated with the HSB pin.
25 ns, 35 ns, and 45 ns Access Times Pin Compatible with STK14C88 Hands Off Automatic STORE on Power Down with External 68 F Capacitor STORE to QuantumTrap Nonvolatile Elements is Initiated by Software, Hardware, or AutoStore on Power Down RECALL to SRAM Initiated by Software or Power Up Unlimited READ, WRITE, and RECALL Cycles 1,000,000 STORE Cycles to QuantumTrap 100 Year Data Retention to QuantumTrap Single 5V+10% Operation Commercial and Industrial Temperature 32-pin SOIC Package (RoHS Compliance) CDIP (300 mil) Package
Logic Block Diagram
Quantum Trap 512 X 512
A5 A6 A7 A8 A9 A 11 A 12 A 13 A 14
V CC
V CAP
STORE
POWER CONTROL STORE/ RECALL CONTROL
ROW DECODER
STATIC RAM ARRAY 512 X 512
RECALL
HSB
SOFTWARE DETECT COLUMN I/O
A13 - A 0
DQ 0 DQ 2 DQ 3 DQ 4 DQ 5 DQ 6 DQ 7
INPUT BUFFERS
DQ 1
COLUMN DEC
A 0 A 1 A 2 A 3 A 4 A 10
OE
CE WE
Cypress Semiconductor Corporation Document Number: 001-06968 Rev. *G
*
198 Champion Court
*
San Jose, CA 95134-1709
* 408-943-2600 Revised May 18, 2009
[+] Feedback
CY14E256L
Pin Configurations
Figure 1. Pin Diagram: 32-Pin SOIC/DIP
Table 1. Pin Definitions Pin Name A0-A14 DQ0-DQ7 WE CE OE VSS VCC HSB VCAP W E G Alt I/O Type Input Input Input Input Ground Description Address Inputs. Used to select one of the 32,768 bytes of the nvSRAM. Write Enable Input, Active LOW. When the chip is enabled and WE is LOW, data on the IO pins is written to the specific address location. Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip. Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the IO pins to tri-state. Ground for the Device. The device is connected to ground of the system.
Input or Output Bidirectional Data IO Lines. Used as input or output lines depending on operation.
Power Supply Power Supply Inputs to the Device. Input or Output Hardware Store Busy (HSB). When LOW, this output indicates a Hardware Store is in progress. When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin high if not connected (connection optional). Power Supply AutoStore Capacitor. Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile elements.
Document Number: 001-06968 Rev. *G
Page 2 of 18
[+] Feedback
CY14E256L
Device Operation
The CY14E256L nvSRAM is made up of two functional components paired in the same physical cell. These are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation) or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture enables storage and recall of all cells in parallel. During the STORE and RECALL operations, SRAM READ and WRITE operations are inhibited. The CY14E256L supports unlimited reads and writes similar to a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to one million STORE operations. having a capacitor of between 68 uF and 220 uF (+ 20%) rated at 6V should be provided. The voltage on the VCAP pin is driven to 5V by a charge pump internal to the chip. A pull up is placed on WE to hold it inactive during power up. Figure 2. AutoStore Mode
SRAM Read
The CY14E256L performs a READ cycle whenever CE and OE are LOW while WE and HSB are HIGH. The address specified on pins A0-14 determines the 32,768 data bytes accessed. When the READ is initiated by an address transition, the outputs are valid after a delay of tAA (READ cycle 1). If the READ is initiated by CE or OE, the outputs are valid at tACE or at tDOE, whichever is later (READ cycle 2). The data outputs repeatedly respond to address changes within the tAA access time without the need for transitions on any control input pins, and remains valid until another address change or until CE or OE is brought HIGH, or WE or HSB is brought LOW.
SRAM Write
A WRITE cycle is performed whenever CE and WE are LOW and HSB is HIGH. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either CE or WE goes HIGH at the end of the cycle. The data on the common I/O pins DQ0-7 are written into the memory if it has valid tSD, before the end of a WE controlled WRITE or before the end of an CE controlled WRITE. Keep OE HIGH during the entire WRITE cycle to avoid data bus contention on common I/O lines. If OE is left LOW, internal circuitry turns off the output buffers tHZWE after WE goes LOW.
In system power mode, both VCC and VCAP are connected to the +5V power supply without the 68 F capacitor. In this mode, the AutoStore function of the CY14E256L operates on the stored system charge as power goes down. The user must, however, guarantee that VCC does not drop below 3.6V during the 10 ms STORE cycle. To reduce unnecessary nonvolatile stores, AutoStore and Hardware Store operations are ignored, unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation has taken place. An optional pull up resistor is shown connected to HSB. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress. If the power supply drops faster than 20 us/volt before Vcc reaches VSWITCH, then a 2.2 ohm resistor should be connected between VCC and the system supply to avoid momentary excess of current between VCC and VCAP.
AutoStore Operation
The CY14E256L stores data to nvSRAM using one of three storage operations: 1. Hardware store activated by HSB 2. Software store activated by an address sequence 3. AutoStore on device power down AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14E256L. During normal operation, the device draws current from VCC to charge a capacitor connected to the VCAP pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the VCC pin drops below VSWITCH, the part automatically disconnects the VCAP pin from VCC. A STORE operation is initiated with power provided by the VCAP capacitor. Figure 2 shows the proper connection of the storage capacitor (VCAP) for automatic store operation. A charge storage capacitor
AutoStore Inhibit mode
If an automatic STORE on power loss is not required, then VCC is tied to ground and + 5V is applied to VCAP (Figure 3). This is the AutoStore Inhibit mode, where the AutoStore function is disabled. If the CY14E256L is operated in this configuration, references to VCC are changed to VCAP throughout this data sheet. In this mode, STORE operations are triggered through software control or the HSB pin. To enable or disable Autostore using an I/O port pin see "Preventing Store" on page 5. It is not permissible to change between these three options "on the fly".
Document Number: 001-06968 Rev. *G
Page 3 of 18
[+] Feedback
CY14E256L
Figure 3. AutoStore Inhibit Mode If the CY14E256L is in a WRITE state at the end of power up RECALL, the SRAM data is corrupted. To help avoid this situation, a 10 Kohm resistor is connected either between WE and system VCC or between CE and system VCC.
Software STORE
Data is transferred from the SRAM to the nonvolatile memory by a software address sequence. The CY14E256L software STORE cycle is initiated by executing sequential CE controlled READ cycles from six specific address locations in exact order. During the STORE cycle, an erase of the previous nonvolatile data is first performed followed by a program of the nonvolatile elements. When a STORE cycle is initiated, input and output are disabled until the cycle is completed. Because a sequence of READs from specific addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence. If they intervene, the sequence is aborted and no STORE or RECALL takes place. To initiate the software STORE cycle, the following READ sequence is performed: 1. Read address 0x0E38, Valid READ 2. Read address 0x31C7, Valid READ 3. Read address 0x03E0, Valid READ 4. Read address 0x3C1F, Valid READ 5. Read address 0x303F, Valid READ 6. Read address 0x0FC0, Initiate STORE cycle The software sequence is clocked with CE controlled READs. When the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. It is important that READ cycles and not WRITE cycles are used in the sequence. It is not necessary that OE is LOW for a valid sequence. After the tSTORE cycle time is fulfilled, the SRAM is again activated for READ and WRITE operation.
Hardware STORE (HSB) Operation
The CY14E256L provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin is used to request a hardware STORE cycle. When the HSB pin is driven LOW, the CY14E256L conditionally initiates a STORE operation after tDELAY. An actual STORE cycle only begins if a WRITE to the SRAM takes place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition, while the STORE (initiated by any means) is in progress. Pull up this pin with an external 10K ohm resistor to VCAP if HSB is used as a driver. SRAM READ and WRITE operations, that are in progress when HSB is driven LOW by any means, are given time to complete before the STORE operation is initiated. After HSB goes LOW, the CY14E256L continues SRAM operations for tDELAY. During tDELAY, multiple SRAM READ operations take place. If a WRITE is in progress when HSB is pulled LOW, it allows a time, tDELAY to complete. However, any SRAM WRITE cycles requested after HSB goes LOW are inhibited until HSB returns HIGH. During any STORE operation, regardless of how it is initiated, the CY14E256L continues to drive the HSB pin LOW, releasing it only when the STORE is complete. After completing the STORE operation, the CY14E256L remains disabled until the HSB pin returns HIGH. If HSB is not used, it is left unconnected.
Software RECALL
Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of CE controlled READ operations is performed: 1. Read address 0x0E38, Valid READ 2. Read address 0x31C7, Valid READ 3. Read address 0x03E0, Valid READ 4. Read address 0x3C1F, Valid READ 5. Read address 0x303F, Valid READ 6. Read address 0x0C63, Initiate RECALL cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared, and then the nonvolatile information is transferred into the SRAM cells. After the tRECALL cycle time, the SRAM is once again ready for READ and WRITE operations. The RECALL operation does not alter the data in the nonvolatile elements. The nonvolatile data can be recalled an unlimited number of times.
Hardware RECALL (Power Up)
During power up or after any low power condition (VCC < VRESET), an internal RECALL request is latched. When VCC once again exceeds the sense voltage of VSWITCH, a RECALL cycle is automatically initiated and takes tHRECALL to complete.
Document Number: 001-06968 Rev. *G
Page 4 of 18
[+] Feedback
CY14E256L
Data Protection
The CY14E256L protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low voltage condition is detected when VCC is less than VSWITCH. If the CY14E256L is in a WRITE mode (both CE and WE are low) at power up after a RECALL or after a STORE, the WRITE is inhibited until a negative transition on CE or WE is detected. This protects against inadvertent writes during power up or brown out conditions. Figure 4. Current Versus Cycle Time (READ)
Noise Considerations
The CY14E256L is a high speed memory. It must have a high frequency bypass capacitor of approximately 0.1 F connected between VCC and VSS, using leads and traces that are as short as possible. As with all high speed CMOS ICs, careful routing of power, ground, and signals reduce circuit noise.
Hardware Protect
The CY14E256L offers hardware protection against inadvertent STORE operation and SRAM WRITEs during low voltage conditions. When VCAPFigure 5. Current Versus Cycle Time (WRITE)
Low Average Active Power
CMOS technology provides the CY14E256L the benefit of drawing significantly less current when it is cycled at times longer than 50 ns. Figure 4 shows the relationship between ICC and READ or WRITE cycle time. Worst case current consumption is shown for both CMOS and TTL input levels (commercial temperature range, VCC = 5.5V, 100% duty cycle on chip enable). Only standby current is drawn when the chip is disabled. The overall average current drawn by the CY14E256L depends on the following items:

Preventing Store
The STORE function is disabled by holding HSB high with a driver capable of sourcing 30 mA at a VOH of at least 2.2V, because it has to overpower the internal pull down device. This device drives HSB LOW for 20 s at the onset of a STORE. When the CY14E256L is connected for AutoStore operation (system VCC connected to VCC and a 68 F capacitor on VCAP) and VCC crosses VSWITCH on the way down, the CY14E256L attempts to pull HSB LOW. If HSB does not actually get below VIL, the part stops trying to pull HSB LOW and abort the STORE attempt.
The duty cycle of chip enable The overall cycle rate for accesses The ratio of READs to WRITEs CMOS versus TTL input levels The operating temperature The VCC level I/O loading
Document Number: 001-06968 Rev. *G
Page 5 of 18
[+] Feedback
CY14E256L
Best Practices
nvSRAM products have been used effectively for over 15 years. While ease of use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices:

manufacturing test to ensure these system routines work consistently. Power up boot firmware routines should rewrite the nvSRAM into the desired state. While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs, incoming inspection routines, and so on). The VCAP value specified in this data sheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the maximum VCAP value because the higher inrush currents may reduce the reliability of the internal pass transistor. Customers who want to use a larger VCAP value to make sure there is extra store charge should discuss their VCAP size selection with Cypress to understand any impact on the VCAP voltage level at the end of a tRECALL period.
The nonvolatile cells in an nvSRAM are programmed on the test floor during final test and quality assurance. Incoming inspection routines at customer or contract manufacturer's sites sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on should always program a unique NV pattern (for example, complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system
Table 2. Hardware Mode Selection CE H L L X L WE X H L X H HSB H H H L H A13-A0 X X X X 0x0E38 0x31C7 0x03E0 0x3C1F 0x303F 0x0FC0 0x0E38 0x31C7 0x03E0 0x3C1F 0x303F 0x0C63 Mode Not Selected Read SRAM Write SRAM Nonvolatile STORE Read SRAM Read SRAM Read SRAM Read SRAM Read SRAM Nonvolatile STORE Read SRAM Read SRAM Read SRAM Read SRAM Read SRAM Nonvolatile RECALL I/O Output High Z Output Data Input Data Output High Z Output Data Output Data Output Data Output Data Output Data Output High Z Output Data Output Data Output Data Output Data Output Data Output High Z Power Standby Active[1] Active ICC2[2] Active[1, 3, 4, 5] ICC2
L
H
H
Active[1, 3, 4, 5]
Notes 1. I/O state assumes OE < VIL. Activation of nonvolatile cycles does not depend on state of OE. 2. HSB STORE operation occurs only if an SRAM WRITE has been done since the last nonvolatile cycle. After the STORE (if any) completes, the part goes into standby mode, inhibiting all operations until HSB rises. 3. CE and OE LOW and WE HIGH for output behavior. 4. The six consecutive addresses must be in the order listed. WE must be high during all six consecutive CE controlled cycles to enable a nonvolatile cycle. 5. While there are 15 addresses on the CY14E256L, only the lower 14 are used to control software modes.
Document Number: 001-06968 Rev. *G
Page 6 of 18
[+] Feedback
CY14E256L
Maximum Ratings
Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. Storage Temperature ................................. -65C to +150C Ambient Temperature with Power Applied ............................................ -55C to +125C Supply Voltage on VCC Relative to GND ..........-0.5V to 7.0V Voltage Applied to Outputs in High Z State ....................................... -0.5V to VCC + 0.5V Input Voltage...........................................-0.5V to Vcc + 0.5V Transient Voltage (<20 ns) on Any Pin to Ground Potential .................. -2.0V to VCC + 2.0V Package Power Dissipation Capability (TA = 25C) ................................................... 1.0W Surface Mount Lead Soldering Temperature (3 Seconds) .......................................... +260C DC output Current (1 output at a time, 1s duration) .... 15 mA Static Discharge Voltage.......................................... > 2001V (MIL-STD-883, Method 3015) Latch Up Current ................................................... > 200 mA
Operating Range
Range Commercial Industrial Ambient Temperature 0C to +70C -40C to +85C VCC 4.5V to 5.5V 4.5V to 5.5V
DC Electrical Characteristics
Parameter ICC1 Description Average VCC Current
Over the operating range (VCC = 4.5V to 5.5V) [6] Test Conditions Commercial tRC = 25 ns tRC = 35 ns tRC = 45 ns Dependent on output loading and cycle rate. Industrial Values obtained without output loads. IOUT = 0 mA. All Inputs Do Not Care, VCC = Max Average current for duration tSTORE WE > (VCC - 0.2V). All other inputs cycling. Dependent on output loading and cycle rate. Values obtained without output loads. All Inputs Do Not Care, VCC = Max Average current for duration tSTORE CE > (VCC - 0.2V). All others VIN < 0.2V or > (VCC - 0.2V). Standby current level after nonvolatile cycle is complete. Inputs are static. f = 0 MHz. tRC = 25 ns, CE > VIH tRC = 35 ns, CE > VIH tRC = 45 ns, CE > VIH Commercial Min Max 97 80 70 100 85 70 3 10 Unit mA mA mA mA mA mA mA
ICC2 ICC3
Average VCC Current during STORE Average VCC Current at tRC= 200 ns, 5V, 25C Typical Average VCAP Current during AutoStore Cycle VCC Standby Current
ICC4 ISB [7] ISB1[7]
2 1.5
mA mA
VCC Standby Current (Standby, Cycling TTL Input Levels)
30 25 22 31 26 23 -1 -5 2.2 +1 +5 VCC + 0.5
mA mA mA mA mA mA A A V
Industrial
IIX IOZ VIH
Input Leakage Current Off State Output Leakage Current Input HIGH Voltage
VCC = Max, VSS < VIN < VCC VCC = Max, VSS < VIN < VCC, CE or OE > VIH or WE < VIL
Notes 6. VCC reference levels throughout this data sheet refer to VCC if that is where the power supply connection is made, or VCAP if VCC is connected to ground. 7. CE > VIH does not produce standby current levels until any nonvolatile cycle in progress has timed out.
Document Number: 001-06968 Rev. *G
Page 7 of 18
[+] Feedback
CY14E256L
DC Electrical Characteristics
Parameter VIL VOH VOL VBL VCAP Description Input LOW Voltage Output HIGH Voltage Output LOW Voltage Logic `0' Voltage on HSB Output Storage Capacitor IOUT = -4 mA IOUT = 8 mA IOUT = 3 mA Between VCAP pin and Vss, 6V rated. 68 F +20% nom. 54
Over the operating range (continued)(VCC = 4.5V to 5.5V) [6] Test Conditions Min VSS - 0.5 2.4 0.4 0.4 260 Max 0.8 Unit V V V V uF
Data Retention and Endurance
Parameter DATAR NVC Data Retention Nonvolatile STORE Operations Description Min 100 1,000 Unit Years K
Capacitance
Parameter CIN COUT
In the following table, the capacitance parameters are listed.[8] Description Input Capacitance Output Capacitance Test Conditions TA = 25C, f = 1 MHz, VCC = 0 to 3.0V Max 5 7 Unit pF pF
Thermal Resistance
Parameter
In the following table, the thermal resistance parameters are listed.[8] Description Thermal Resistance (Junction to Ambient) Thermal Resistance (Junction to Case) Test Conditions Test conditions follow standard test methods and procedures for measuring thermal impedance, per EIA / JESD51. 32-SOIC 35.45 13.26 32-CDIP TBD TBD Unit C/W C/W
JA JC
Figure 6. AC Test Loads
R1 963 5.0V Output 30 pF R2 512 Output 5 pF R2 512 5.0V R1 963
For Tri-state Specs
AC Test Conditions
Input Pulse Levels .................................................... 0V to 3V Input Rise and Fall Times (10% - 90%)........................ <5 ns Input and Output Timing Reference Levels .................... 1.5V
Note 8. These parameters are guaranteed by design and are not tested.
Document Number: 001-06968 Rev. *G
Page 8 of 18
[+] Feedback
CY14E256L
AC Switching Characteristics
SRAM Read Cycle
Parameter Cypress Alt Parameter tACE tELQV [9] tAVAV, tELEH tRC tAA [10] tAVQV tDOE tGLQV tAXQX tOHA [10] tLZCE [11] tELQX tHZCE [11] tEHQZ [11] tGLQX tLZOE tHZOE [11] tGHQZ tPU [8] tELICCH tEHICCL tPD [8] 25 ns Description Chip Enable Access Time Read Cycle Time Address Access Time Output Enable to Data Valid Output Hold After Address Change Chip Enable to Output Active Chip Disable to Output Inactive Output Enable to Output Active Output Disable to Output Inactive Chip Enable to Power Active Chip Disable to Power Standby Min 25 25 10 5 5 10 0 10 0 25 0 35 0 13 0 45 5 5 13 0 15 Max 25 35 35 15 5 5 15 35 ns Min Max 35 45 45 20 45 ns Min Max 45 Unit ns ns ns ns ns ns ns ns ns ns ns
Switching Waveforms
Figure 7. SRAM Read Cycle 1: Address Controlled [9, 10]
Figure 8. SRAM Read Cycle 2: CE and OE Controlled [9]
Notes 9. WE and HSB must be HIGH during SRAM Read cycles. 10. Device is continuously selected with CE and OE both Low. 11. Measured 200 mV from steady state output voltage.
Document Number: 001-06968 Rev. *G
Page 9 of 18
[+] Feedback
CY14E256L
SRAM Write Cycle
Parameter Cypress Alt Parameter tAVAV tWC tPWE tWLWH, tWLEH tELWH, tELEH tSCE tDVWH, tDVEH tSD tHD tWHDX, tEHDX tAVWH, tAVEH tAW tAVWL, tAVEL tSA tHA tWHAX, tEHAX tHZWE [11,12] tWLQZ tWHQX tLZWE [11] 25 ns Description Write Cycle Time Write Pulse Width Chip Enable To End of Write Data Setup to End of Write Data Hold After End of Write Address Setup to End of Write Address Setup to Start of Write Address Hold After End of Write Write Enable to Output Disable Output Active After End of Write Min 25 20 20 10 0 20 0 0 10 5 5 Max 35 ns Min 35 25 25 12 0 25 0 0 13 5 Max 45 ns Min 45 30 30 15 0 30 0 0 15 Max Unit ns ns ns ns ns ns ns ns ns ns
Switching Waveforms
Figure 9. SRAM Write Cycle 1: WE Controlled [13, 14]
tWC
ADDRESS
tSCE
CE
tHA
tAW tSA
WE
tPWE tSD tHD
DATA IN
DATA VALID
tHZWE
DATA OUT PREVIOUS DATA
HIGH IMPEDANCE
tLZWE
Figure 10. SRAM Write Cycle 2: CE Controlled [13, 14]
tWC
ADDRESS
CE
tSA tAW tPWE
tSCE
tHA
WE
tSD
DATA IN DATA VALID
tHD
DATA OUT
HIGH IMPEDANCE
Notes 12. If WE is Low when CE goes Low, the outputs remain in the high impedance state. 13. HSB must be high during SRAM WRITE cycles. 14. CE or WE must be greater than VIH during address transitions.
Document Number: 001-06968 Rev. *G
Page 10 of 18
[+] Feedback
CY14E256L
AutoStore or Power Up RECALL
Parameter tHRECALL [15] tSTORE [16] tDELAY [16] VSWITCH VRESET tVCCRISE tVSBL[13] Alt tRESTORE tHLHZ tHLQZ , tBLQZ Description Power up RECALL Duration STORE Cycle Duration Time Allowed to Complete SRAM Cycle Low Voltage Trigger Level Low Voltage Reset Level VCC Rise Time Low Voltage Trigger (VSWITCH) to HSB low Figure 11. AutoStore/Power Up RECALL CY14E256L Min Max 550 10 1 4.0 4.5 3.6 150 300 Unit s ms s V V s ns
Switching Waveforms
WE
Notes 15. tHRECALL starts from the time VCC rises above VSWITCH. 16. CE and OE low and WE high for output behavior. 17. HSB is asserted low for 1us when VCAP drops through VSWITCH. If an SRAM WRITE has not taken place since the last nonvolatile cycle, HSB is released and no store takes place.
Document Number: 001-06968 Rev. *G
Page 11 of 18
[+] Feedback
CY14E256L
Software Controlled STORE/RECALL Cycle
The software controlled STORE/RECALL cycle follows. [19] Parameter tRC[16] tSA[18, 19] tCW[18, 19] tHACE[18, 19] tRECALL tAVAV tAVEL tELEH tELAX Alt Description STORE/RECALL Initiation Cycle Time Address Setup Time Clock Pulse Width Address Hold Time RECALL Duration 25 ns Min 25 0 20 20 20 Max 35 0 25 20 20 35 ns Min Max 45 0 30 20 20 45 ns Min Max Unit ns ns ns ns s
Switching Waveforms
Figure 12. CE Controlled Software STORE/RECALL Cycle [19]
tRC
ADDRESS ADDRESS # 1
tRC
ADDRESS # 6
tSA
CE
tSCE
tHACE
OE
t STORE / t RECALL
DQ (DATA) DATA VALID DATA VALID
HIGH IMPEDANCE
Notes 18. The software sequence is clocked on the falling edge of CE without involving OE (double clocking aborts the sequence). 19. The six consecutive addresses must be read in the order listed in the Mode Selection table. WE must be HIGH during all six consecutive cycles.
Document Number: 001-06968 Rev. *G
Page 12 of 18
[+] Feedback
CY14E256L
Hardware STORE Cycle
Parameter tDHSB [16, 20] tPHSB tHLBL Alt Description CY14E256L Min 15 300 Max 700 Unit ns ns ns
tRECOVER, tHHQX Hardware STORE High to Inhibit Off tHLHX Hardware STORE Pulse Width Hardware STORE Low to STORE Busy
Switching Waveforms
Figure 13. Hardware STORE Cycle
Note 20. tDHSB is only applicable after tSTORE is complete.
Document Number: 001-06968 Rev. *G
Page 13 of 18
[+] Feedback
CY14E256L
Part Numbering Nomenclature (Commercial and Industrial) CY 14 E 256 L- SZ 25 X C T
Option: T - Tape & Reel Blank - Std. Temperature: C - Commercial (0 to 70C) I - Industrial (-40 to 85C)
X - Pb-Free Blank - SnPb Package SZ - 32-SOIC D - 32-CDIP
Speed: 25 - 25 ns 35 - 35 ns 45 - 45 ns
Data Bus: L - x8 Voltage: E - 5.0V nvSRAM 14 - AutoStore + Software Store + Hardware Store Cypress
Density: 256 - 256 Kb
Ordering Information
Speed (ns) 25 Ordering Code CY14E256L-SZ25XCT CY14E256L-SZ25XC CY14E256L-SZ25XIT CY14E256L-SZ25XI 35 CY14E256L-SZ35XCT CY14E256L-SZ35XC CY14E256L-SZ35XIT CY14E256L-SZ35XI 45 CY14E256L-SZ45XCT CY14E256L-SZ45XC CY14E256L-SZ45XIT CY14E256L-SZ45XI CY14E256L-D45I Package Diagram 51-85127 51-85127 51-85127 51-85127 51-85127 51-85127 51-85127 51-85127 51-85127 51-85127 51-85127 51-85127 001-51694 Package Type 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin SOIC (300 mil) 32-pin CDIP (300 mil) Industrial Commercial Industrial Commercial Industrial Operating Range Commercial
The above table contains Final information. Please contact your local Cypress sales representative for availability of these parts
Document Number: 001-06968 Rev. *G
Page 14 of 18
[+] Feedback
CY14E256L
Package Diagram
Figure 14. 32-Pin (300 Mil) SOIC (51-85127)
PIN 1 ID
16 1
0.292[7.416] 0.299[7.594] 0.405[10.287] 0.419[10.642]
DIMENSIONS IN INCHES[MM] REFERENCE JEDEC MO-119
MIN. MAX.
17
32
PART # S32.3 STANDARD PKG. SZ32.3 LEAD FREE PKG.
SEATING PLANE
0.810[20.574] 0.822[20.878]
0.090[2.286] 0.100[2.540]
0.004[0.101] 0.050[1.270] TYP. 0.014[0.355] 0.020[0.508] 0.026[0.660] 0.032[0.812] 0.004[0.101] 0.0100[0.254]
51-85058 0.021[0.533] 0.041[1.041]
*A
0.006[0.152] 0.012[0.304]
51-85127-*A
Document Number: 001-06968 Rev. *G
Page 15 of 18
[+] Feedback
CY14E256L
Package Diagram (continued)
Figure 15. 32-Pin (300 Mil) CDIP (001-51694)
001-51694 **
Document Number: 001-06968 Rev. *G
Page 16 of 18
[+] Feedback
CY14E256L
Document History Page
Document Title: CY14E256L 256 Kbit (32K x 8) nvSRAM Document Number: 001-06968 Rev. ** *A *B *C ECN No. 427789 437321 472053 503290 Submission Date See ECN See ECN See ECN See ECN Orig. of Change TUP TUP TUP PCI New data sheet Show data sheet on external Web Updated Part Numbering Nomenclature and Ordering Information Changed from "Advance" to "Preliminary" Changed the term "Unlimited" to "Infinite" Changed ICC3 value from 10mA to 15mA Removed Industrial Grade mention Removed 35 ns speed bin Removed ICC1 values from the DC table for 35 ns Industrial Grade Corrected VIL min specification from (VCC - 0.5) to (VSS - 0.5) Removed all references pertaining to OE controlled Software STORE and RECALL operation Changed the address locations of the software STORE/RECALL command Updated Part Nomenclature Table and Ordering Information Table Changed from "Preliminary" to "Final." Updated AC Test Conditions Updated Ordering Information Table Move to external web Updated Feature Section Added 35 ns access speed specs Added CDIP package Removed HSB ganging feature Added footnote 5 Updates all the notes Added Best practices Added Industrial specs Changed Icc3 from 15 mA to 10 mA Added ISB1 spec Added parameter VBL Changed VIH test conditions from -2 and 4 to -4 and 8mA Added footnote 6 and 7 Added tVSBL and VRESET parameter to Autostore or Power-up Recall table Added Thermal resistance values Changed parameter tAS to tSA Renamed tGLAX to tHACE Renamed tRESTORE to tDHSB Updated Figure 13 Changed part number from CY14E256L-D45XI to CY14E256L-D45I Description of Change
*D *E *F
1349963 2427986 2606744
See ECN See ECN 02/19/09
UHA/SFV GVCH GVCH/PYRS
*G
2708327
05/18/2009
GVCH/PYRS
Document Number: 001-06968 Rev. *G
Page 17 of 18
[+] Feedback
CY14E256L
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales
Products
PSoC Clocks & Buffers Wireless Memories Image Sensors psoc.cypress.com clocks.cypress.com wireless.cypress.com memory.cypress.com image.cypress.com
PSoC Solutions
General Low Power/Low Voltage Precision Analog LCD Drive CAN 2.0b USB psoc.cypress.com/solutions psoc.cypress.com/low-power psoc.cypress.com/precision-analog psoc.cypress.com/lcd-drive psoc.cypress.com/can psoc.cypress.com/usb
(c) Cypress Semiconductor Corporation, 2006-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-06968 Rev. *G
Revised May 18, 2009
Page 18 of 18
All products and company names mentioned in this document may be the trademarks of their respective holders.
[+] Feedback


▲Up To Search▲   

 
Price & Availability of CY14E256L-SZ45XI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X